### Building Mixed Criticality Linux Systems with the Jailhouse Hypervisor Ralf Ramsauer<sup>1</sup>, Ian Kiszka<sup>2</sup>, Wolfgang Mauerer<sup>1,2</sup> - <sup>1</sup> Digitalisation Laboratory, Technical University of Applied Sciences Regensburg (OTH) - <sup>2</sup> Siemens AG. Corporate Technology Jailhouse introduction & current status Agenda - Jailhouse introduction & current status - Mixed Criticality Systems with Jailhouse - Jailhouse Performance - Requirements on Partitioning Hardware - Conclusion #### Motivation - SMP is everywhere - Enables consolidation of formerly separate devices - Linux is almost everywhere, but - Legacy software stacks require bare-metal - Safety-critical software stacks - DSP-like real-time workloads ### **lailhouse Architecture** - Build static partitions on SMP systems - Use hardware-assisted virtualization - Do **not** schedule - No CPU core sharing - 1:1 device assignement - Split up running Linux system - Simplicity over Features 3. Operational phase # Version 0.6 released in January - Merged ARMv8 support - Reworked ARMy7 - Shared memory device, enables virtual networks - Support for multiple Linux instances (cells) - Support for Intel Cache Allocation Technology - AMD IOMMU support - Many new boards Nvidia letson TX1, ZvngMP ZC102, Xunlong Orange Pi Zero Images © Nvidia, Zvng, Xunlong # **Upcoming Developments** - Enhanced shared memory device - Unidirectional channels (supports safety scenarios) - Performance improvements - lailhouse is (likely) participating in GSoC - http://wiki.gemu.org/Google Summer of Code 2017 - http://wiki.libvirt.org/page/Google Summer of Code Ideas - Safety certification of Jailhouse - Code-wise feasible - Heavily depends on hardware support - Stay tuned! 2. Mixed Criticality Systems with Jailhouse Agenda - Jailhouse introduction & current status - Mixed Criticality Systems with Jailhouse - Jailhouse Performance - Requirements on Partitioning Hardware - Conclusion #### Motivation ### Mixed Criticality Systems - Systems executing critical and uncritical payloads - Currently: separate physical systems - Future: multi-core systems enable consolidation to single hardware units Separate Automotive Control Units Image © CVEL #### Motivation ### Mixed Criticality Systems - Systems executing critical and uncritical payloads - Currently: separate physical systems - Future: multi-core systems enable consolidation to single hardware units #### Demonstration Platform - typical real-time / safety environment - Reliability, robustness, . . . - Port existing critical payload - ⇒ Jailhouse-Multicopter (JAPTER) Mixed Criticality Approach # Jailhouse: From Separation to Isolated Consolidation #### **Architectural Decisions** #### Octa-Frame #### Mikrokopter OktoXL Image © HiSystems GmbH #### **Architectural Decisions** # Octa-Frame Control Unit Mikrokopter OktoXL Emlid Navio2 Nvidia Jetson TK1 Image © HiSystems GmbH Image © Emlid Ltd. Image © Nvidia ### Core of the System ### Nvidia Jetson TK1 - Quad-Core ARMv7 A15 SoC (@2.32GHz) - 2GiB main memory - Feature-rich expansion headers (SPI, I<sup>2</sup>C, UART, GPIOs, ...) - ARM-VE: boot in HYP-mode - **⇒** Iailhouse Enabled - Mainline Linux support (4.10-rc6) Iailhouse-Enabled Nvidia letson TK1 Image © Stephen Warren ### Octocopter Platform Overview #### Critical Hardware Devices: - ▶ I<sup>2</sup>C: Motors, Barometer, RC-Decoder - ➤ **SPI**: Gyroscope(s), Accelerometer(s), GPS, Compass(es) - ► **GPIO**: Status LEDs #### Critical Software: - ► Flight Stack: **Ardupilot** - Linux with RT patch (4.9.6-rt4) - Jailhouse Hypervisor ### Engineering Approach - Develop and test safety critical application on bare-metal without **Iailhouse** - Kernel: Apply Preempt RT patch, modify Tegra device drivers. . . . - Ardupilot: Implement motor driver, battery sensing, ... - Enable Jailhouse: move critical devices and software to isolated cell - Add uncritical payload ### Linux as Jailhouse guest - Jailhouse supports unmodified mainline Linux as lailhouse quest on ARM - Preempt RT patched kernel - Tiny, tailored device-trees - Userland as initrd in memory - IVHSMEM inter-cell network driver<sup>a</sup> <sup>a</sup>Credits go to Måns Rullgård - Jailhouse remaps memory - No interception if PAGE SIZE-aligned - Otherwise dispatch access - Jailhouse reinjects interrupts - Jailhouse receives interrupts and reinjects them to guests - Minimum overhead - (No overhead on x86 with intremap) ``` i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; reg = <0\times0 0x7000c000 0x0 0x100>: interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&tegra car TEGRA124 CLK I2C1>: clock-names = "div-clk"; resets = <&tegra car 12>; reset-names = "i2c": dmas = <\&apbdma 21>, <\&apbdma 21>; dma-names = "rx", "tx"; }: ``` - Jailhouse remaps memory 🔮 - No interception if PAGE SIZE-aligned - Otherwise dispatch access - Jailhouse reinjects interrupts - Jailhouse receives interrupts and reinjects them to guests - Minimum overhead - (No overhead on x86 with intremap) ``` i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; reg = <0x0 0x7000c000 0x0 0x100>: interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&tegra car TEGRA124 CLK I2C1>: clock-names = "div-clk"; resets = <&tegra car 12>; reset-names = "i2c": dmas = <\&apbdma 21>, <\&apbdma 21>; dma-names = "rx", "tx"; }: ``` - Jailhouse remaps memory 🔮 - No interception if PAGE SIZE-aligned - Otherwise dispatch access - Jailhouse reinjects interrupts 3 - Jailhouse receives interrupts and reinjects them to guests - Minimum overhead - (No overhead on x86 with intremap) ``` i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; reg = <0x0 0x7000c000 0x0 0x100>: interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&tegra car TEGRA124 CLK I2C1>: clock-names = "div-clk"; resets = <&tegra car 12>; reset-names = "i2c": dmas = \langle \&apbdma 21 \rangle, \langle \&apbdma 21 \rangle; dma-names = "rx", "tx"; }: ``` - Jailhouse remaps memory 🔮 - No interception if PAGE SIZE-aligned - Otherwise dispatch access - Jailhouse reinjects interrupts 3 - Jailhouse receives interrupts and reinjects them to guests - Minimum overhead - (No overhead on x86 with intremap) ``` i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; reg = <0x0 0x7000c000 0x0 0x100>: interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>: clocks = <&tegra car TEGRA124 CLK I2C1>: clock-names = "div-clk"; resets = <&tegra car 12>; reset-names = "i2c": dmas = <&apbdma 21>, <&apbdma 21>; dma-names = "rx", "tx"; }: ``` - Clocks - (Peripheral) devices are driven by clocks - Ungating idling devices saves power Select different speeds or baudrates - Resets - (De)asserts reset-lines of devices - Reset to initial state ### Driver usage: ``` clk enable(dev->clk); [...] reset control assert(dev->rst); udelav(2): reset control deassert(dev->rst); [...] clk disable(dev->clk), ``` - Clocks - (Peripheral) devices are driven by clocks - Ungating idling devices saves power - Select different speeds or baudrates - Resets - (De)asserts reset-lines of devices - Reset to initial state - Organized as Clock & Reset controllers - Contiguous MMIO region - Controls whole platform - Hard to partition #### Device tree definition: ``` tegra car: clock@60006000 { compatible = "nvidia,tegra124-car"; req = <0x0 0x60006000 0x0 0x1000>; #clock-cells = <1>: #reset-cells = <1>: }: ``` - Jailhouse Context - Real-time and no low power consumption requirements - No dynamic change of baudrate or speed - Idea: Enable Clocks and Deassert resets before starting quest - Iailhouse Context - Real-time and no low power consumption requirements - No dynamic change of baudrate or speed - Idea: Enable Clocks and Deassert resets before starting quest § - Don't ignore clocks!! ### drivers/i2c/busses/i2c-tegra.c: ``` div_clk = devm_clk_get(&pdev->dev, "div-clk"); if (IS_ERR(div_clk)) { dev_err(&pdev->dev, "missing_controller_clock\n"); return PTR_ERR(div_clk); } ``` - ▶ Jailhouse Context - Real-time and no low power consumption requirements - No dynamic change of baudrate or speed - Idea: Enable Clocks and Deassert resets before starting quest § - Don't ignore clocks!! ### drivers/i2c/busses/i2c-tegra.c: ``` i2c_dev->rst = devm_reset_control_get(&pdev->dev, "i2c"); if (IS_ERR(i2c_dev->rst)) { dev_err(&pdev->dev, "missing_controller_reset\n"); return PTR_ERR(i2c_dev->rst); } ``` #### Paravirtualise C&R - Minimalistic paravirtual Clock and Reset controller - Root-Linux: Trap on MMIO access, and dispatch access on a bit-granular level (slow) - Future: Use hypercalls (faster) - Access bitmaps must be created manually ### Jailhouse Clock and Reset Controller: ``` jailhouse car: clock@60006000 { compatible = "jailhouse, jailhouse-car"; reg = <0x60006000 0x1000>: i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; req = <0x7000c000 0x100>; interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&jailhouse car 0>; clock-names = "div-clk"; resets = <&iailhouse car 0>: reset-names = "i2c": dmas = \langle \&apbdma 21 \rangle, \langle \&apbdma 21 \rangle; dma-names = "rx", "tx"; }: ``` #### Paravirtualise C&R - Minimalistic paravirtual Clock and Reset controller - Root-Linux: Trap on MMIO access, and dispatch access on a bit-granular level (slow) - Future: Use hypercalls (faster) - Access bitmaps must be created manually ### Jailhouse Clock and Reset Controller: ``` jailhouse car: clock@60006000 { compatible = "jailhouse, jailhouse-car"; reg = <0x60006000 0x1000>: i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; req = <0x7000c000 0x100>; interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&jailhouse car 0>; clock-names = "div-clk"; resets = <&jailhouse car 0>; reset-names = "i2c": dmas = \langle \&apbdma 21 \rangle, \langle \&apbdma 21 \rangle; dma-names = "rx", "tx"; }: ``` ### DMA controllers - **Iailhouse Context** - Low latency matters more than high throughput - Disable DMAed access ### drivers/spi/spi-tegrall4.c: ``` dma chan = dma request slave channel reason(tspi->dev, dma to memory ? "rx" : "tx"); if (IS ERR(dma chan)) { ret = PTR ERR(dma chan); if (ret != -EPROBE DEFER) dev err(tspi->dev. "Dma, channel, is, not, available: .%d\n", ret); return ret: ``` ### DMA controllers - **Jailhouse Context** - Low latency matters more than high throughput - ▶ Disable DM∆ed access < n</p> - Assign DMA device exclusively to critical cell 😘 ``` i2c@7000c000 { compatible = "nvidia,tegra114-i2c"; req = <0x7000c000 0x100>; interrupts = <GIC SPI 38 IRQ TYPE LEVEL HIGH>; clocks = <&jailhouse car 0>; clock-names = "div-clk"; resets = <&jailhouse_car 0>; reset-names = "i2c": dmas = <\&apbdma 21>, <\&apbdma 21>; dma-names = "rx", "tx": }; ``` #### Now we have... - Real-Time OS running inside Jailhouse - MMIO-based devices assigned to critical cell - Virtual Clocks - Jailhouse-independent environment - Execute legacy payload application in critical cell - Uncritical cell under load - Ready to fly! - Jailhouse introduction & current status - Mixed Criticality Systems with Jailhouse - Jailhouse Performance - Requirements on Partitioning Hardware - Conclusion ### Interrupt Reinjection - Externally toggle GPIO, wait for response, measure delay. - Measures platformdependent minimal IRQ answer time - Bare-Metal latency - Jailhouse latency - Linux latency - Preempt RT latency ## Interrupt Reinjection - Externally toggle GPIO, wait for response, measure delay. - Measures platformdependent minimal IRQ answer time - Bare-Metal latency - Jailhouse latency - Linux latency - Preempt RT latency | Measurement | VMM | Avg | Max | Load | |-------------|-----|------|------|------| | bare-metal | off | 0.44 | 0.50 | off | in us, measured at 50Hz, duration: 4h ## Interrupt Reinjection - Externally toggle GPIO, wait for response, measure delay. - Measures platformdependent minimal IRQ answer time - Bare-Metal latency - Jailhouse latency - Linux latency - Preempt RT latency - IRQ dispatch overhead: - pprox800ns | Measurement | VMM | Avg | Max | Load | |-------------|-----|------|------|------| | bare-metal | off | 0.44 | 0.50 | off | | bare-metal | on | 1.20 | 2.88 | off | in µs, measured at 50Hz, duration: 4h ## Interrupt Reinjection - Externally toggle GPIO, wait for response, measure delay. - Measures platformdependent minimal IRQ answer time - Bare-Metal latency - Jailhouse latency - Linux latency - Preempt RT latency - IRQ dispatch overhead: - pprox800ns | Measurement | VMM | Avg | Max | Load | |-------------|-----|------|------|------| | bare-metal | off | 0.44 | 0.50 | off | | bare-metal | on | 1.20 | 2.88 | off | | bare-metal | on | 1.37 | 7.49 | on | in µs, measured at 50Hz, duration: 4h - Subpage dispatch memory access delay - Measure Single memory access - Count CPU Cycles (PMCNTR) between accesses ``` static inline unsigned int ccnt read(void) unsigned int value; asm volatile ("mrc_p15,_0,_%0,_c9,_c13,_0\t\n" : "=r"(value)); return value: gic disable interrupts(); for(;;) { ccnt_reset(); start = ccnt read(): *address = 0xdeadbeef: end = ccnt read(); uart printf("%d\n", end - start); delay(); ``` - Subpage dispatch memory access delay - Measure Single memory access - Count CPU Cycles (PMCNTR) between accesses | Subpaging | VMM | Avg | Max | Load | |-----------|--------|-----|-----|------| | no | on/off | 8 | 8 | off | - Subpage dispatch memory access delay - Measure Single memory access - Count CPU Cycles (PMCNTR) between accesses | Subpaging | VMM | Avg | Max | Load | |-----------|--------|-----|-----|------| | no | on/off | 8 | 8 | off | | no | on | 8 | 217 | on | - Subpage dispatch memory access delay - Measure Single memory access - Count CPU Cycles (PMCNTR) between accesses | Subpaging | VMM | Avg | Max | Load | |-----------|--------|-----|-----|------| | no | on/off | 8 | 8 | off | | no | on | 8 | 217 | on | | yes | on | 436 | 980 | off | - Subpage dispatch memory access delay - Measure Single memory access - Count CPU Cycles (PMCNTR) between accesses | Subpaging | VMM | Avg | Max | Load | |-----------|--------|-----|------|------| | no | on/off | 8 | 8 | off | | no | on | 8 | 217 | on | | yes | on | 436 | 980 | off | | yes | on | 529 | 3018 | on | - Jailhouse introduction & current status - Mixed Criticality Systems with Jailhouse - Jailhouse Performance - Requirements on Partitioning Hardware - Conclusion ## Memory Mapped I/O - PAGE\_SIZE is finest paging granularity - Multiple devices per page - Multiple functionalities per page - Subpaging leads to performance impacts - 32 (or more) bits of physical address space - ▶ 2GiB of Ram ⇒ 52k devices<sup>a</sup> #### TK1's /proc/iomem: [ . . . ] 70006300-7000633f : serial 7000c000-7000c0ff : /i2c@7000c000 7000c400-7000c4ff : /i2c@7000c400 7000c500-7000c5ff : /i2c@7000c500 7000c700-7000c7ff: /i2c@7000c700 7000d000-7000d0ff: /i2c@7000d000 7000d400-7000d5ff : /spi@7000d400 7000da00-7000dbff : /spi@7000da00 [...] <sup>&</sup>lt;sup>a</sup>@ 10 pages per device ## Memory Mapped I/O - PAGE\_SIZE is finest paging granularity - Multiple devices per page f - Multiple functionalities per page - Subpaging leads to performance impacts - 32 (or more) bits of physical address space - ▶ 2GiB of Ram ⇒ 52k devices<sup>a</sup> #### TK1's /proc/iomem: ``` [ . . . ] ``` ``` 70006300-7000633f : serial ``` 7000c400-7000c4ff : /i2c@7000c400 7000c500-7000c5ff : /i2c@7000c500 7000c700-7000c7ff : /i2c@7000c700 7000d000-7000d0ff : /i2c@7000d000 7000c000-7000c0ff : /i2c@7000c000 7000d400-7000d5ff : /spi@7000d400 7000da00-7000dbff : /spi@7000da00 [...] <sup>&</sup>lt;sup>a</sup>@ 10 pages per device #### Memory Mapped I/O - PAGE SIZE is finest paging granularity - Multiple devices per page f - Multiple functionalities per page f - Subpaging leads to performance impacts - 32 (or more) bits of physical address space - 2GiB of Ram $\Rightarrow$ 52k devices<sup>a</sup> #### TK1's /proc/iomem: ``` 70006300-7000633f : serial 7000c000-7000c0ff : /i2c@7000c000 7000c400-7000c4ff : /i2c@7000c400 7000c500-7000c5ff : /i2c@7000c500 7000c700-7000c7ff : /i2c@7000c700 7000d000-7000d0ff : /i2ca7000d000 7000d400-7000d5ff : /spi@7000d400 7000da00-7000dbff : /spi@7000da00 ``` <sup>&</sup>lt;sup>a</sup>@ 10 pages per device #### Clock and Reset controllers - Stick Reset, Clocks and Divider to device memory, if possible - Make Clock and Reset Controller paritionable - Otherwise we need (para-)virtualisation ## Direct Memory Access - Latency matters more than Throughput - Allow absence of DMA channels - Make DMA controllers partitionable - Otherwise we need (para-)virtualisation Young Frankenstein Image © 20<sup>th</sup> Century Fox ## Erroneous Hardware Behaviour - Hardware misbehaves - Tegra Architecture: System freeze on touching ungated device memory - Errata force to trap ``` On 12/01/2016 07:15 AM. Ralf Ramsauer wrote: > Hi, > I observed that touching MMIO regions of > Tegra devices with its corresponding clock > gate deactivated immediately freezes the > whole system. No kernel panic, nothing. [...] ``` [Stephen Warren (Nvidia):] Unfortunately, this is indeed the way the HW works ``` [Mikko Perttunen (Nvidia):1 It does apply to the whole architecture for all revisions pre-Tegra186 (which is newer than Tegra210 despite the number). ``` - Jailhouse introduction & current status - Mixed Criticality Systems with Jailhouse - Jailhouse Performance - Requirements on Partitioning Hardware - Conclusion #### Conclusion - Solid testament for implementing real-time safety critical systems with Jailhouse - Sofware based workarounds lead to latency and performance impacts - Hardware design aspects with focus on mixed criticality systems - Hardware-Software Co-Design # Thank you! https://github.com/siemens/jailhouse <jailhouse-dev@googlegroups.com> <ralf.ramsauer@othr.de>, <jan.kiszka@siemens.com>